PE Logic Design

  • Bangalore, India

Rambus, a best-in-class chip, and silicon IP provider, is seeking to hire a hardworking, driven, and intellectually curious PE Logic Design to join our IP Engineering Logic Design team in Bangalore, to deliver premium quality high-speed interface IPs. Candidate will be joining some of the brightest inventors and engineers in the world, to develop products that make data faster and safer. We are responsible for delivering groundbreaking custom high speed interface PHY blocks in SoC/ Controller designs. Our team is involved in designing logic blocks of PHY IPs in advance nodes like 7nm, 10nm, 14nm etc. that adds additional challenges which can be embraced highly.

As a PE Logic Design, which is a Full-Time position, you will be developing micro-architecture derived from top level architecture specification & design RTL of various digital blocks of the interface IPs, model & lead the top-level integration of macros. You will also develop from different models of complex circuits and integrate them.

Responsibilities

  • Help define micro-architecture, design RTL, debug, trace, and be active member of delivering next gen high speed interface physical layer IP’s like DDR5/4/3, HBM3/2E/2, GDDR6, Serdes 28G/32G/56G/64G/112G in advance nodes like 5nm, 7nm, 14nm etc.
  • Be responsible for the logic design/ RTL coding and timing closure of multiple blocks in high performance custom integrated circuit environment
  • Develop various analog macro models and integrate to enable high coverage, and drive the methodology on mixed signal IP flows on modelling, simulations, and timing closure
  • Collaborate with verification team to ensure implementation meets both architectural and micro-architectural intent
  • Participate in running quality checks such as Lint, clock domain crossing etc.
  • Collaborate with physical design, design for test, co-simulation & timing teams to optimize tradeoffs within the design
  • Interact with junior team members & interns and cultivate a growth culture among team to encourage collaboration & inclusion
  • Interact and participate in discussion with customer on IP integration and reviews
  • Work towards power, performance, and area (PPA) targets or enhancements

Qualifications

  • Master’s degree or bachelor’s degree in Electronics or Electrical Engineering
  • 10+ years of relevant work experience in micro-architecture, RTL design, Synthesis, and timing closure
  • Substantial background in debugging designs as well as simulation environment
  • Driving mixed-signal design flows and improve different methodologies.
  • Experience in delivering high-speed, high-performance IP design blocks & integrating them in advanced technology nodes
  • Deep understanding of fundamental digital design concepts

Preferred qualifications:

  • Experience in the design of digital circuits and components in RTL, building/lead the top-level integration as well as in synthesis, timing closure, and power-optimization of digital designs.
  • Experience coding within Verilog and/or System Verilog along with scripting languages such as Perl, Tcl, or Python.
  • Hands on experience on Lint/CDC, SDC ownership and qualification, Timing ECO iterations, debugging in mixed-signal simulation environment, etc.
  • Experience in multi-functional interaction with verification, DFT and physical design teams.
  • Understanding of the mixed signal IP flow with modelling and simulation.

About Rambus

 

With 30 years of innovation and semiconductor expertise, Rambus leads the industry with products and solutions speed performance, expand capacity and improve security for today's most demanding applications. From data center and edge to artificial intelligence and automotive, our interface and security IP, and memory interface chips enable SoC and system designers to deliver their vision of the future.

 

Rambus offers a competitive compensation package including base salary, bonus, equity, matching 401(k), employee stock purchase plan, comprehensive medical and dental benefits, time-off program, and gym membership.

 

Rambus is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, or other applicable legally protected characteristics.

 

Rambus is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, you may let us know in the application.

 

For more information about Rambus, visit rambus.com. For additional information on life at Rambus and our current openings, check out rambus.com/careers/.

Apply Now

Please send me more jobs like this by email

Not You?

Thank you

People Also Viewed

PE Analog Engineering

2022-20745 San Jose California United States 4453 North First Street, Suite 100, Alviso, San Jose, California, United States, 95134 Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Principal Analog/Mixed-Signal Design Engineer (PE Analog Engineering) to join our Bufferchip Design team in San Jose, California. Candidates will be joining some of ...

SMTS Analog Engineering

2022-20819 Bangalore India Bangalore, India Engineering
At Rambus, we are turning incredible possibilities into everyday reality by helping to deliver the innovations that greatly impact the world we live in. We create leading-edge semiconductor and IP products, spanning memory and interfaces to securi...

Sr Principal Analog Engineer - San Jose, CA #20711

2022-20711 San Jose California United States Work from Home Location, San Jose, California, United States, 95134. 4453 North First Street, Suite 100, Alviso, San Jose, California, United States, 95134 Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Sr Principal Analog Design Engineer to join our Bufferchip Design team in San Jose, California. Candidates will be joining some of the brightest inventors and engine...

Principal Logic Design Engineer - SJ, CA (20882)

2022-20882 San Jose California United States 4453 North First Street, Suite 100, Alviso, San Jose, California, United States, 95134 Engineering
Rambus, a premier chip, and silicon IP provider, is seeking to hire a talented, exceptional Princiapl Logic Design Engineer to join our Rambus Security Division (RSD) in San Jose. Candidates will be joining some of the brightest inventors and engi...

Regional Sales Manager

2022-20910 Seoul South Korea 30th Floor ASEM Tower, Suite #3007, Seoul, South Korea, 135-798 Sales
At Rambus, we are turning incredible possibilities into everyday reality by helping to deliver the innovations that greatly impact the world we live in. We create leading-edge semiconductor and IP products, spanning memory and interfaces to securi...

MTS DFT

2022-20925 Bangalore India Bangalore, India Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional DFT Engineer to join our Bufferchip team in Bengaluru. Candidates will be joining some of the brightest inventors and engineers in the world to develop products that...

Job Alerts

Not You?

Thank you

Apply Now

Please send me more jobs like this by email

Not You?

Thank you