SPE Signal Integrity

  • 4453 North First Street, Suite 100, Alviso, San Jose, California, United States, 95134
  • Glenrose Heights, Atlanta, Georgia, United States, 30304

Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Sr. Principal Engineer with signal integrity and package design experience to join our Memory Interface Chips BU’s engineering team in San Jose, California. Candidates will be joining some of the brightest inventors and engineers in the world to develop products that make data faster and safer.

 

As an SPE Signal Integrity, the candidate will be reporting to the VP of Engineering and is a Full Time position. In this highly visible role, the candidate will work within our SI/PI team to work on modeling, analysis, and simulations of signal integrity (SI) and power integrity (PI) in the very challenging DDR field with speed up to 12800+ MT/s.

Responsibilities

  • Create SI/PI methodologies and work with the Design and SI teams to do SI/PI study and package design for the latest DDR product portfolio
  • Work with our design team and validation team to define specifications and system design requirements such as packaging and PCB routings, IC-PKG-BRD decoupling requirements, channel simulations and jitter sensitivity analysis
  • Provide guideline to design team based on SI/PI study and simulation and silicon correlation so that our products will have superior SI performance, i.e. best RMT scores
  • Work with our customers to do collaboration to find the optimum SI/PI solution
  • Help the team during debug and bring up in lab if needed

Qualifications

 

  • Solid background in SI/PI and package design to provide technical leadership to the team
  • Strong interpersonal skill to keep the team motivated and focused
  • MS or PhD in Electrical Engineering with 10+ years of industry experience in which at least a few years with exposure to DDR4/5
  • Prior experience in simulating high speed memory (DDR4, DDR5) and/or SERDES interfaces is required
  • Solid theoretical background and understanding in EM and transmission line theory is a must
  • Strong background and solid understanding of equalization techniques such as FIR/FFE/DFE/CTLE are required
  • Must understand package and PCB design, be able to edit APD/Allegro layout files. Know SI/PI driven BGA assignment methodology and be able to simulate for the trade-offs in the context of a system
  • Extensive experience in correlating simulation results with lab measurements using scopes, TDRs, VNAs etc.
  • Strong understanding of the server system, from CPUs to DRAMs on DIMM modules, is highly desirable
  • Know the mechanisms of crosstalk and jitter in source-synchronous interfaces and be able to include the effect of such losses into low BER simulations
  • Proficient with simulations using Spice and ADS
  • Experience with commercial EDA tools such as ADS, HFSS, Q3D/PowerSI
  • Familiarity with RedHawk/Totem or XcitePI and Virtuoso is a strong plus
  • Lab characterization experience of passive components, link margin, or noise using real time/sampling scopes and VNA/TDR is a big plus
  • Basic knowledge of circuits used in high-speed link design is preferred.
  • Excellent writing and presentation skills are essential as well as good communication skills to work with customers and cross-functional teams.
  • Must be an innovative, self-motivated individual, be able to manage and drive his projects, and must be a team player

About Rambus

 

With 30 years of innovation and semiconductor expertise, Rambus leads the industry with products and solutions speed performance, expand capacity and improve security for today's most demanding applications. From data center and edge to artificial intelligence and automotive, our interface and security IP, and memory interface chips enable SoC and system designers to deliver their vision of the future.

 

Rambus offers a competitive compensation package including base salary, bonus, equity, matching 401(k), employee stock purchase plan, comprehensive medical and dental benefits, time-off program, and gym membership. The US- San Jose salary range for this full-time position is $141,500 to $262,700.  Our salary ranges are determined by role, level and location.  The successful candidate’s starting pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.


Rambus is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, or other applicable legally protected characteristics.

 

Rambus is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, you may let us know in the application.

 

For more information about Rambus, visit rambus.com. For additional information on life at Rambus and our current openings, check out rambus.com/careers/.

 

#LI-GL1

Apply Now

Please send me more jobs like this by email

Not You?

Thank you

People Also Viewed

MTS CAD Engineering

2023-21171 Bangalore India Bangalore, India Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional SMTS CAD Engineer to join our Corporate Ops CAD team in Bangalore, India. Candidates will be joining some of the brightest inventors and engineers in the world to de...

PE Logic Design

2024-21361 Vught Netherlands Boxtelseweg 26A, Vught, Netherlands Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Lead Member of Technical Staff Logic Design Engineer to join our Silicon IP team in Vught part of the Security Business Unit of Rambus. Candidates will be joining so...

Principal Layout Engineer

2024-21442 Shanghai China 1/F, Building 10, No. 696 Weihai Road, Shanghai, China, 000001 Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire a exceptional Layout Designers  to join the DDR interface team in Johns Creek, GA. Candidates will be joining some of the brightest inventors and engineers in the world to develop ...

Senior Principal ASIC Static Timing Designer

2024-21440 Chapel Hill North Carolina United States 1512 East Franklin St., Suite 200, Chapel Hill, North Carolina, United States, 27514 Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Senior Principal Static Timing Design Engineer to join our Memory Interface Design team in Raleigh, North Carolina (remote option available). Candidates will be join...

Principal Verification Engineer-DDR Exp

2023-21117 San Jose California United States Work from Home Location, San Jose, California, United States, 95134. 4453 North First Street, Suite 100, Alviso, San Jose, California, United States, 95134 Engineering
Rambus, a premier chip and silicon IP provider, is seeking to hire an exceptional Principal Verification Engineer to join our Memory Interconnect Design team in San Jose, California. Candidates will be joining some of the brightest inventors and e...

SMTS Build Release Engineer

2024-21420 Vught Netherlands Boxtelseweg 26A, Vught, Netherlands Engineering
Rambus, a premier chip and silicon IP provider, is seeking for a dynamic, highly motivated, experienced Senior Scripting and Automation Engineer, having a strong affection with embedded hardware development and its development tools, to join our S...

Job Alerts

Not You?

Thank you

Apply Now

Please send me more jobs like this by email

Not You?

Thank you